Part Number Hot Search : 
42010 N3292X ET206 BF246A WR1210 AC100 DPO4034B BA2771
Product Description
Full Text Search
 

To Download ADP3806JRUZ-125R7 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 High Frequency Switch Mode Li-Ion Battery Charger ADP3806
FEATURES Li-Ion Battery Charger Three Battery Voltage Options Selectable 12.525 V/16.700 V Selectable 12.600 V/16.800 V Adjustable High End-of-Charge Voltage Accuracy 0.4% @ 25 C 0.6% @ 5 C to 55 C 0.7% @ 0 C to 85 C Programmable Charge Current with Rail-to-Rail Sensing System Current Sense with Reverse Input Protection Soft-Start Charge Current Undervoltage Lockout Bootstrapped Synchronous Drive for External NMOS Programmable Oscillator Frequency Oscillator SYNC Pin Low Current Flag Trickle Charge APPLICATIONS Portable Computers Fast Chargers GENERAL DESCRIPTION
The ADP3806 is a complete Li-Ion battery-charging IC. The device combines high output voltage accuracy with constant current control to simplify the implementation of constantcurrent, constant-voltage (CCCV) chargers. The ADP3806 is available in three options: The ADP3806-12.6 guarantees the final battery voltage selected is 12.6 V or 16.8 V 0.6%, the ADP3806-12.5 guarantees 12.525 V/16.7 V 0.6%, and the ADP3806 is adjustable using two external resistors to set the battery voltage. The current sense amplifier has rail-to-rail inputs to accurately operate under low dropout and short-circuit conditions. The charge current is programmable with a dc voltage on ISET. A second differential amplifier senses the system current across an external sense resistor and outputs a linear voltage on the ISYS pin. The bootstrapped synchronous driver allows the use of two NMOS transistors for lower system cost.
FUNCTIONAL BLOCK DIAGRAM
VCC BST DRVH SW DRVL PGND CS+ CS- SYS+ SYS- ISYS
BOOTSTRAPPED SYNCHRONOUS DRIVER SD VREF + VREG UVLO BIAS VREF IN DRVLSD DRVLSD + VTH -
+ - AMP1
- + AMP2 - LIMIT 2.5V +
BSTREG
- + -
SD
LOGIC CONTROL - gm2 + VREF SELECT 12.6/16.8
LC
OSCILLATOR
ADP3806
AGND
REG
REF
SYNC
CT
REV. B
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.
+
- gm1 +
ISET BAT
COMP
BATSEL
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 (c) 2004 Analog Devices, Inc. All rights reserved.
ADP3806-SPECIFICATIONS1
Parameter BATTERY SENSE INPUT ADP3806-12.6 V and 16.8 V ADP3806-12.525 V and 16.7 V Conditions
(@ 0 C TA 100 C, VCC = 16 V, unless otherwise noted.)
Symbol Min Typ Max Unit
Input Resistance Input Current BATTERY SENSE INPUT ADP3806 VBAT = 2.5 V Input Current Operating Input Current Shutdown OSCILLATOR Maximum Frequency2 Frequency Variation3 CT Charge Current 0% Duty Cycle Threshold Maximum Duty Cycle Threshold SYNC Input High SYNC Input Low SYNC Input Current GATE DRIVE On Resistance Rise, Fall Time Overlap Protection Delay SW Bias Current BST Cap Refresh Threshold CURRENT SENSE AMPLIFIER Input Common-Mode Range Input Differential Mode Range Input Offset Voltage5 Gain5 Input Bias Current Input Offset Current Input Bias Current DRVL Shutdown Threshold SYSTEM CURRENT SENSE6 Input Common-Mode Range Input Differential Range Input Offset Voltage Input Bias Current, SYS+ Input Bias Current, SYS- Voltage Gain Output Range Limit Output Threshold Limit Output Voltage ISET INPUT Charge Current Programming Function Programming Function Accuracy
TA = 25C, 13 V VCC 20 V 5C TA 55C 0C TA 85C Part in Operation Part in Shutdown
VBAT VBAT VBAT RBAT IBAT(SD)
-0.4 -0.6 -0.7 250
+0.4 +0.6 +0.7 350 0.2 1.0
% % % kW mA
TA = 25C, 13 V VCC 20 V VBAT VBAT 0C TA 85C BATSEL = Open, Part in Operation BATSEL = 100 kW to GND, Part in Shutdown fCT fCT ICT
-0.5 -0.7 0.2 0.2 1000 210 125
+0.5 +0.7 1.0 1.0
% % mA mA kHz kHz mA V V V V mA W ns ns mA V V mV mV V/V mA mA mA mV V mV mV mA mA V/V V V V
CT = 180 pF @ COMP Pin @ COMP Pin
250 150 1.0 2.5
290 175
SYNCH SYNCL ISYNC IL = 10 mA CL = 1 nF, DRVL and DRVH DRVL Falling to DRVH Rising, DRVH Falling to DRVL Rising Part in Shutdown, VSW = 12.6 V VBST - VSW VCS+ and VCS- VCS4 0 V VCS(CM) VCC 0 V VCS(CM) VCC, Part in Operation 0 V VCS(CM) VCC Part in Shutdown Measured between VCS+ and VCS- SYS+ and SYS-, IL = 0 mA, VISYS = 3 V (VSYS+) - (VSYS-) VSYS(DM) = 0 V, VSYS(CM) = 16 V VSYS(DM) = 0 V, VSYS(CM) = 16 V 10 V VSYS(CM) VCC + 0.3 V, IL = 100 mA IL = 1 mA7, VSYS(CM) > 6 V VLIMIT 0.2 V, 50 kW Pull-up to 5 V VISYS > 2.65 V, ISINK = 700 mA RON tr , tf tOP
2.2 0.2 6 35 50 0.2 3.7 0.8 1.0 10
1.0
VCS(CM) VCS(DM) VCS(VOS) VCS(IB) VCS(IOS) VCS(SD) VSYS(CM) VSYS(DM) IB(SYS+) IB(SYS-) VISYS VTH(LIMIT) VO(LIMIT)
0.0 0.0 1.0 25 50 1.0 0.2 48 4.0 0 0.5 200 70 50 2.5 0.1
VCC + 0.3 160
100 2.0 1.0
VCC + 0.3 100 300 125 51.5 5.0 2.7 0.2
48.5 0 2.3
ISET Bias Current
0.0 V < VISET 4.0 V VISET = 4.0 V, 1 V VCS(CM) 16 V VISET = 0.50 V, 1 V VCS(CM) 10 V 5C TA 55C, VISET = 206 mV, VCS(CM) = 5 V and 10 V 0.0 V VISET 4.0 V
VISET/VCS -5 -30 -46.7 IB
25 1.0 10
+5 +30 +33 1.0
V/V % % % mA
0.2
-2-
REV. B
ADP3806
Parameter BATSEL INPUT VBAT = 12.6 V VBAT = 16.8 V BATSEL Input Current BOOST REGULATOR OUTPUT Output Voltage Output Current8 ANALOG REGULATOR OUTPUT Output Voltage Output Current8 PRECISION REFERENCE OUTPUT Output Voltage Output Current8 SHUTDOWN (SD) ON OFF SD Input Current POWER SUPPLY ON Supply Current OFF Supply Current UVLO Threshold Voltage UVLO Hysteresis LC OUTPUT Output Voltage Low Output Voltage High OUTPUT REVERSE LEAKAGE PROTECTION Leakage Current OVERCURRENT COMPARATOR Overcurrent Threshold Response Time OVERVOLTAGE COMPARATOR Overvoltage Threshold Response Time No External Loads, UVLO VCC 20 V No External Loads, VCC 20 V Turn On Turn Off High Current Mode9, ISINK = 100 mA Low Current Mode10 CL = 0.1 mF VBSTREG IBSTREG VREG IREG VREF IREF SDH SDL Conditions Symbol Min 2.0 0.2 6.8 3.0 5.8 3.0 2.47 0.5 2.0 0.2 ISYON ISYOFF VUVLO 6.0 1.0 6.0 0.3 0.8 1.0 8.0 5.0 6.25 0.5 7.0 5.0 6.0 5.0 2.5 1.1 0.8 5.0 7.2 Typ Max Unit V V mA V mA V mA V mA V V mA mA mA V V V V
CL = 10 nF
6.2
2.53
5.65 0.1
0.1 0.4 External
VCC = Floating, VBAT = 12.6 V
IDISCH VCS(OC) tOC VBAT(OV) tOV
1 180 2 120 2
5
mA mV ms % ms
VCS > 180 mV to COMP < 1 V
VBAT > 120% to COMP < 1 V
NOTES 1 All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods. 2 Guaranteed by design, not tested in production. 3 If SYNC function is used, then f SYNC must be greater than f CT but less than 120% of f CT. 4 VCS = (VCS+) - (VCS-). 5 Accuracy guaranteed by ISET input, programming function accuracy specification. 6 System current sense is active during shutdown. 7 Load current is supplied through SYS+ pin. 8 Guaranteed output current from 0 to min specified value to maintain regulation. 9 VBAT < 93% of final or V CS > 25 mV. 10 VBAT 93% of final and V CS 25 mV. Specifications subject to change without notice.
REV. B
-3-
ADP3806
ABSOLUTE MAXIMUM RATINGS*
Input Voltage (VCC) . . . . . . . . . . . . . . . . . . . -0.3 V to +25 V BAT, CS+, CS- . . . . . . . . . . . . . . . . . -0.3 V to VCC + 0.3 V SYS+, SYS- . . . . . . . . . . . . . . . . . . . . . . . . . . -25 V to +25 V BST . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +30 V BST to SW . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +8 V SW to PGND . . . . . . . . . . . . . . . . . . . . . . . . . . -4 V to +25 V DRVL to PGND . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +8 V ISET, BATSEL, SD, SYNC, CT, LIMIT, ISYS, LC . . . . . . . . . . . . . . . . . . . -0.3 V to +10 V COMP . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +3 V GND to PGND . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +0.3 V
Operating Ambient Temperature Range . . . . . . 0C to 100C JA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 115C/W Operating Junction Temperature Range . . . . . . 0C to 125C Storage Temperature Range . . . . . . . . . . . . -65C to +150C Lead Temperature Range (Soldering 10 sec) . . . . . . . . . 300C
*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Absolute maximum ratings apply individually only, not in combination. Unless otherwise specified all other voltages are referenced to GND.
ORDERING GUIDE
Model ADP3806JRU-REEL ADP3806JRU-REEL7 ADP3806JRU-12.5-RL ADP3806JRUZ-12.5RL* ADP3806JRU-12.5-R7 ADP3806JRU-12.6-RL ADP3806JRU-12.6-R7
*Z = Pb-free part.
Battery Voltage Adjustable Adjustable 12.525 V/16.7 V 12.525 V/16.7 V 12.525 V/16.7 V 12.600 V/16.8 V 12.600 V/16.8 V
Package Description TSSOP-24 TSSOP-24 TSSOP-24 TSSOP-24 TSSOP-24 TSSOP-24 TSSOP-24
Package Option RU-24 RU-24 RU-24 RU-24 RU-24 RU-24 RU-24
Quantity per Reel 2500 1000 2500 2500 1000 2500 1000
CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADP3806 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.
-4-
REV. B
ADP3806
PIN CONFIGURATION
VCC 1 SYS- 2 SYS+ 3 ISYS 4 LIMIT 5 CT 6
24 23 22 21
PIN FUNCTION DESCRIPTION(continued)
Pin No. Mnemonic Function
SW DRVH BST BSTREG DRVL
9 10 11 12 13 14
REF SD COMP LC AGND BAT
2.5 V Precision Reference Output. Shutdown Control Input. External Compensation Node. Low Current Output. Analog Ground. Battery Sense Input. 2.5 V for ADP3806. 12.525 V/16.7 V for ADP3806-12.5. 12.6 V/16.8 V for ADP3806-12.6. Battery Voltage Sense Input. High = 3 Cells, Low = 4 Cells. Charge Current Program Input. Negative Current Sense Input. Positive Current Sense Input. Power Ground. Low Drive Output Switches between REG and PGND. 7.0 V Regulator Output for Boost. Floating Bootstrap Supply for DRVH. High Drive Output Switches between SW and BST. Buck Switching Node Reference for DRVH.
ADP3806
20
TOP VIEW 19 PGND SYNC 7 (Not to Scale) 18 CS+ REG 8 REF 9 SD 10 COMP 11 LC 12
17 16 15 14 13
CS- ISET BATSEL BAT AGND
15 16
PIN FUNCTION DESCRIPTION
BATSEL ISET CS- CS+ PGND DRVL BSTREG BST DRVH SW
17 18 19 20 21 22 23 24
Pin No. Mnemonic Function 1 2 3 4 5 6 7 8 VCC SYS- SYS+ ISYS LIMIT CT SYNC REG Supply Voltage. Negative System Current Sense Input. Positive System Current Sense Input. System Current Sense Output. System Current Sense Limit Output. Oscillator Timing Capacitor. Oscillator Synchronization Pin. 6.0 V Analog Regulator Output.
REV. B
-5-
ADP3806-Typical Performance Characteristics
30 VCC = 16V TA = 25 C 25
0.3 0.2 0.1 0 -0.1 -0.2 -0.3 -0.4 0.5 0.4 VCC = 16V
20
15
10
5
0 -0.5
VREF ACCURACY (%)
-0.4 -0.3 -0.2 -0.1 0 0.1 0.2 0.3 0.4 0.5
NUMBER OF PARTS
-0.5 0 20
VBAT ACCURACY (%)
40 60 TEMPERATURE ( C)
80
100
TPC 1. VBAT Accuracy Distribution
TPC 4. VREF Accuracy vs. Temperature
0.4 VCC = 16V 0.3 0.2
VBAT ACCURACY (%)
0.10 TA = 25 C 0.08 0.06
VREF ACCURACY (%)
0 20 40 60 TEMPERATURE ( C) 80 100
0.04 0.02 0 -0.02 -0.04 -0.06 -0.08
0.1 0 -0.1 -0.2 -0.3 -0.4
-0.10
5
10 VCC (V)
15
20
TPC 2. VBAT Accuracy vs. Temperature
TPC 5. VREF Accuracy vs. VCC
0.10 TA = 25 C
6.0 NO LOADS 5.6
0.05
VBAT ACCURACY (%)
ON SUPPLY CURRENT (mA)
5.2 TA = 100 C 4.8 TA = 0 C
0
TA = 25 C
-0.05
4.4
-0.10 10
12
4.0
14 VCC (V)
16
18
20
10
12
14 VCC (V)
16
18
20
TPC 3. VBAT Accuracy vs. VCC
TPC 6. ON Supply Current vs. VCC
-6-
REV. B
ADP3806
18 16 14
SUPPLY CURRENT (mA)
6
VCC = 16V TA = 25 C fOSC = 250kHz
5
50k TO 5V
VCC = 16V TA = 25 C
12 10 8 6 4 2 0
VLIMIT (V)
4
3 50k TO 2.5V 2
1
0
500
1000 1500 2000 2500 DRIVER LOAD CAPACITANCE (pF)
3000
3500
0 2.0
2.2
2.4
2.6 VISYS (V)
2.8
3.0
3.2
TPC 7. Supply Current vs. Driver Load Capacitance
TPC 10. VLIMIT vs. VISYS
1.0
10 VCC = 16V
DRIVER ON RESISTANCE ( )
OFF SUPPLY CURRENT ( A)
0.8 TA = 100 C 0.6
8 DRIVER SOURCING
6 DRIVER SINKING 4
0.4 TA = 25 C 0.2 TA = 0 C
2
0 10.0
0 12.5 15.0 VCC (V) 17.5 20.0
0
20
40 60 TEMPERATURE ( C)
80
100
TPC 8. OFF Supply Current vs. VCC
TPC 11. Driver On Resistance vs. Temperature
600 VCC = 16V TA = 25 C 500
DRVH 5V/DIV VCC = 16V TA = 25 C FIGURE 1
FREQUENCY (kHz)
400
300
DRVL 5V/DIV
200
100
200ns/DIV
0
0
200
400 CT (pF)
600
800
TPC 9. Oscillator Frequency vs. CT
TPC 12. Driver Waveforms
REV. B
-7-
ADP3806
100 98
95 100 CONVERSION EFFICIENCY (%)
CONVERSION EFFICIENCY (%)
96 94 92 90 88 86 84 82 80 0.1 VCC = 19V VBAT = 12.4V TA = 25 C FIGURE 1
90
19VIN 0 C
85 19VIN 85 C 80
75
70
1 CHARGE CURRENT (A)
10
2
4
6
8 VBAT (V)
10
12
14
TPC 13. Conversion Efficiency vs. Charge Current
TPC 15. Conversion Efficiency vs. Battery Voltage at Given Temperatures
96 ICHARGE = 2A ICHARGE = 3A
94
CONVERSION EFFICIENCY (%)
92 90
88
86 VCC = 19V TA = 25 C FIGURE 1 3 4 5 6 7 8 9 VBAT (V) 10 11 12 13
84
82
TPC 14. Conversion Efficiency vs. Battery Voltage
-8-
REV. B
ADP3806
THEORY OF OPERATION
The ADP3806 combines a bootstrapped synchronous switching driver with programmable current control and accurate final battery voltage control in a constant-current, constant-voltage (CCCV) Li-Ion battery charger. High accuracy voltage control is needed to safely charge Li-Ion batteries, which are typically specified at 4.2 V 1% per cell. For a typical notebook computer battery pack, three or four cells are in series giving a total voltage of 12.6 V or 16.8 V. The ADP3806 is available in three versions, a selectable 12.525 V/16.7 V output, a selectable 12.6 V/16.8 V output, and an adjustable output. The adjustable output can be programmed for a wide range of battery voltages using two external precision resistors. Another requirement for safely charging Li-Ion batteries is accurate control of the charge current. The actual charge current depends on the number of cells in parallel within the battery pack. Typically, this is in the range of 2 A to 3 A. The ADP3806 provides flexibility in programming the charge current over a wide range. An external resistor is used to sense the charge current and this voltage is compared to a dc input voltage. This programmability allows the current to be changed during charging. For example, the charge current can be reduced for trickle charging.
The synchronous driver provides high efficiency when charging at high currents. Efficiency is important mainly to reduce the amount of heat generated in the charger but also to stay within the power limits of the ac adapter. With the addition of a bootstrapped high side driver, the ADP3806 drives two external power NMOS transistors for a simple, lower cost power stage. The ADP3806 also provides an uncommitted current sense amplifier. This amplifier provides an analog output pin for monitoring the current through an external sense resistor. The amplifier can be used anywhere in the system that high side current sensing is needed.
Charge Current Control
AMP1 in Figure 1 has a differential input to amplify the voltage drop across an external sense resistor RCS. The input commonmode range is from ground to VCC, allowing current control in short circuit and low dropout conditions. The gain of AMP1 is internally set to 25 V/V for low voltage drop across the sense resistor. During CC mode, gm1 forces the voltage at the output of AMP1 to be equal to the external voltage at the ISET pin. By choosing RCS and VISET appropriately, a wide range of charge currents can be programmed. ICHARGE = VREF 25 RCS
RSS 10m
(1)
1/2 Q1 FD56990A VIN R13 10 C14 2.2 F C15 + 22 F - C9 100nF DRVH 1/2 Q1 FD56990A
L1 22 H C16 + 22 F -
RCS 40m R3 249 C13 22nF R4 249 C1 470nF SYS+ SYS- R1 2.2 R2 2.2 C2 470nF ISYS
SYSTEM DC/DC
BATTERY 12.6V/16.8V
VCC
BST
SW
DRVL
PGND
CS+
CS-
AMP1 DRVLSD - + VTH - gm1 +
AMP2 - LIMIT + 2.5V ISET *R11 412k 0.1%
SD VREF + VREG UVLO BIAS VREF
IN DRVLSD
BSTREG 7.0V C10 0.1 F SD
+ - LOGIC CONTROL
LC OSCILLATOR **R7 100k
- gm2 + VREF
ADP3806
AGND
REG 6.0V
REF 2.5V
SYNC
CT
COMP C8 0.22 F R8 56
C7 200pF C17 100nF
C6 180pF
*R12 102k 0.1%
*ADP3806-12.6, ADP3806-12.5: R11 = SHORT, R12 = OPEN; ADP3806, R11 = 412k , R12 = 102k , R14 = OPEN. **R7, OPEN IF LC FUNCTION IS NOT USED.
Figure 1. Typical Application
REV. B
-9-
+ BAT SELECT 12.6/16.8 BATSEL *R14 0 R5 6.81k R6 7.5k
-
-
+
BOOTSTRAPPED SYNCHRONOUS DRIVER
ADP3806
Typical values of RCS range from 25 mW to 50 mW, and the input range of ISET is from 0 V to 4 V. If, for example, a 3 A charger is required, RCS could be set to 40 mW and VISET = 3 V. The power dissipation in RCS should be kept below 500 mW. In this example, the power is a maximum of 360 mW. Once RCS has been chosen, the charge current can be adjusted during operation with VISET. Lowering VISET to 125 mV gives a charge current of 125 mA for trickle charging. Components R3, R4, and C13 provide high frequency filtering for the current sense signal.
Final Battery Voltage Control
The reference and internal resistor divider are referenced to the AGND pin, which should be connected close to the negative terminal of the battery to minimize sensing errors. In contrast, the ADP3806 requires external, precision resistors. The divider ratio should be set to divide the desired final voltage down to 2.5 V at the BAT pin R11 VBATTERY = -1 R12 2.5V (2)
As the battery approaches its final voltage, the ADP3806 switches from CC mode to CV mode. The change is achieved by the common output node of gm1 and gm2. Only one of the two outputs controls the voltage at the COMP pin. Both amplifiers can only pull down on COMP, such that when either amplifier has a positive differential input voltage, its output is not active. For example, when the battery voltage, VBAT, is low, gm2 does not control VCOMP. When the battery voltage reaches the desired final voltage, gm2 takes control of the loop, and the charge current is reduced. Amplifier gm2 compares the battery voltage to the internal reference voltage of 2.5 V. In the case of the ADP3806-12.5 and ADP3806-12.6, an internal resistor divider sets the selectable final battery voltage. When BATSEL is high, the final battery voltage is set to three cells (12.6 V or 12.525 V). BATSEL can be tied to REG for this state. When BATSEL is tied to ground, VBAT equals four cells (16.8 V or 16.7 V). BATSEL has a 2 mA pull-up current as a fail-safe to select three cells when it is left open.
These resistors should have a parallel impedance of approximately 80 kW to minimize bias current errors. When the ADP3806 is in shutdown, an internal switch disconnects the BAT pin as shown in Figure 2. This disconnects the resistor, R11, from the battery and minimizes leakage. The resistance of the internal switch is less than 200 W.
ADP3806
SD BAT R11 412k 0.1% BATTERY
gm2 VREF BATSEL R12 102k 0.1%
Figure 2. Battery Sense Disconnect Circuit
Oscillator and PWM
The oscillator generates a triangle waveform between 1 V and 2.5 V, which is compared to the voltage at the COMP pin, setting the duty cycle of the driver stage. When VCOMP is below 1 V, the duty cycle is zero. Above 2.5 V, the duty cycle reaches its maximum.
BSTREG
ADP3806
BOOTSTRAPPED SYNCHRONOUS DRIVER BST CMP3 CBST IN MIN OFF TIME + SD - SW - CMP2 + 1V DRVH
Q1
DELAY
- CMP1 + 1V DELAY
DRVL PGND
Q2
DRVLSD
Figure 3. Bootstrapped Synchronous Driver
-10-
REV. B
ADP3806
The oscillator frequency is set by the external capacitor at the CT pin and the internal current source of 150 mA according to the following formula:
fOSC = 150 mA 2.2 Cr 1.5V
(3)
The driver stage monitors the voltage across the BST capacitor with CMP3. When this voltage is less than 4 V, CMP3 forces a minimum offtime of 200 ns. This ensures that the BST capacitor is charged even during DRVLSD. However, because a minimum off time is only forced when needed, the maximum duty cycle is greater than 99%.
2.5 V Precision Reference
A 180 pF capacitor sets the frequency to 250 kHz. The frequency can also be synchronized to an external oscillator by applying a square wave input on SYNC. The SYNC function is designed to allow increases only in the oscillator frequency. The fSYNC should be no more than 20% higher than fOSC. The duty cycle of the SYNC input is not important and can be anywhere between 5% and 95%.
7 V Bootstrap Regulator
The voltage at the BAT pin is compared to an internal precision, low temperature drift reference of 2.5 V. The reference is available externally at the REF pin. This pin should be bypassed with a 100 pF capacitor to the analog ground pin, AGND. The reference can be used as a precision voltage externally. However, the current draw should not be greater than 100 mA, and noisy, switching type loads should not be connected.
6 V Regulator
The driver stage is powered by the internal 7 V bootstrap regulator, which is available at the BSTREG pin. Because the switching currents are supplied by this regulator, decoupling must be added. A 0.1 mF capacitor should be placed close to the ADP3806, with the ground side connected close to the power ground pin, PGND. This supply is not recommended for use externally due to high switching noise.
Bootstrapped Synchronous Driver
The 6 V regulator supplies power to most of the analog circuitry on the ADP3806. This regulator should be bypassed to AGND with a 0.1 mF capacitor. This reference has a 3 mA source capability to power external loads if needed.
LC
The PWM comparator controls the state of the synchronous driver shown in Figure 3. A high output from the PWM comparator forces DRVH on and DRVL off. The drivers have an on resistance of approximately 6 W for fast rise and fall times when driving external MOSFETs. Furthermore, the bootstrapped drive allows an external NMOS transistor for the main switch instead of a PMOS. An external boost diode should be connected between BSTREG and BST, and a boost capacitor of 0.1 mF must be added externally between BST and SW. The voltage between BST and SW is typically 6.5 V. The DRVL pin switches between BSTREG and PGND. The 7 V output of BSTREG drives the external NMOS with high VGS to lower the on resistance. PGND should be connected close to the source pin of the external synchronous NMOS. When DRVL is high, this turns on the lower NMOS and pulls the SW node to ground. At this point, the boost capacitor is charged up through the boost diode. When the PWM switches high, DRVL is turned off and DRVH turns on. DRVH switches between BST and SW. When DRVH is on, the SW pin is pulled up to the input supply (typically 16 V), and BST rises above this voltage by approximately 6.5 V. Overlap protection is included in the driver to ensure that both external MOSFETs are not on at the same time. When DRVH turns off the upper MOSFET, the SW node goes low due to the inductor current. The ADP3806 monitors the SW voltage, and DRVL goes high to turn on the lower MOSFET when SW goes below 1 V. When DRVL turns off, an internal timer adds a delay of 50 ns before turning DRVH on. When the charge current is low, the DRVLSD comparator signals the driver to turn off the low side MOSFET and DRVL is held low. As shown in Figure 1, the DRVLSD comparator looks at the output of AMP1. The DRVLSD threshold is set to 1.2 V, corresponding to 48 mV differential voltage between the CS pins.
The ADP3806 provides a low current (LC) logic output to signal when the current sense voltage (VCS) is below a fixed threshold and the battery voltage is greater than 95%. LC is an open-drain output that is pulled low when VCS is above the threshold. When the low current threshold condition is reached, LC is pulled high by an external resistor to REF or another appropriate pull-up voltage. To determine when LC goes low, an internal comparator senses when the current falls below 12.5% of full scale (20 mV across the CS pins). The comparator has hysteresis to prevent oscillation around the trip point. To prevent false triggering (such as during soft-start), the comparator is only enabled when the battery voltage is within 5% of its final voltage. As the battery is charging up, the comparator will not go low even if the current falls below 12.5% as long as the battery voltage is below 95% of full scale. Once the battery has risen above 95%, the comparator is enabled. This pin can be used to indicate the end of the charge process.
System Current Sense
An uncommitted differential amplifier is provided for additional high side current sensing. This amplifier, AMP2, has a fixed gain of 50 V/V from the SYS+ and SYS- pins to the analog output at ISYS. ISYS has a 1 mA source capability to drive an external load. The common-mode range of the input pins is from 4 V to VCC. This amplifier is the only part of the ADP3806 that remains active during shutdown. The power to this block is derived from the bias current on the SYS+ and SYS- pins. A separate comparator at the LIMIT pin signals when the voltage on the ISYS pin exceeds 2.5 V typically. The internal comparator has an open-drain output, which produces the function shown in the TPC 10 graph of VLIMIT versus VISYS. The LIMIT pin should be externally pulled up to 5 V, 2.5 V, or some other voltage as needed through a resistor. This graph was taken with a 50 kW pull-up resistor to 5 V and to 2.5 V. When ISYS is below 2.4 V, the LIMIT pin has high output impedance. The open-drain output is capable of sinking 700 mA when the threshold is exceeded. This comparator is turned off during shutdown to conserve power.
REV. B
-11-
ADP3806
Shutdown
A high impedance CMOS logic input is provided to turn off the ADP3806. When the voltage on SD is less than 0.8 V, the ADP3806 is placed in low power shutdown. With the exception of the system current sense amplifier, AMP2, all other circuitry is turned off. The reference and regulators are pulled to ground during shutdown and all switching is stopped. During this state, the supply current is less than 5 mA. Also, the BAT, CS+, CS-, and SW pins go to high impedance to minimize current drain from the battery.
UVLO
APPLICATION INFORMATION Design Procedure
Refer to Figure 1, the typical application circuit, for the following description. The design follows that of a buck converter. With Li-Ion cells it is important to have a regulator with accurate output voltage control.
Battery Voltage Settings
The ADP3806 has three options for voltage selection: 1. 12.525 V/16.7 V as selectable fixed voltages 2. 12.6 V/16.8 V as selectable fixed voltages 3. Adjustable When using the fixed versions, R11 should be a short or 0 W wire jumper and R12 should be an open circuit. When using the adjustable version, the following equation gives the ratio of the two resistors:
R11 E VBAT =A -1 R12 E 2.5
Undervoltage lock-out, UVLO, is included in the ADP3806 to ensure proper startup. As VCC rises above 1 V, the reference and regulators will track VCC until they reach their final voltages. However, the rest of the circuitry is held off by the UVLO comparator. The UVLO comparator monitors both regulators to ensure that they are above 5 V before turning on the main charger circuitry. This occurs when VCC reaches 6 V. Monitoring the regulator outputs makes sure that the charger circuitry and driver stage have sufficient voltage to operate normally. The UVLO comparator includes 300 mV of hysteresis to prevent oscillations near the threshold.
Startup Sequence
(5)
Often 0.1% resistors are required to maintain the overall accuracy budget in the design.
Inductor Selection
During a startup from either SD going high or VCC exceeding the UVLO threshold, the ADP3806 initiates a soft-start sequence. The soft-start timing is set by the compensation capacitor at the COMP pin and an internal 40 mA source. Initially, both DRVH and DRVL are held low until VCOMP reaches 1 V. This delay time is set by tDELAY = CCOMP 1V 40 mA (4)
For a 0.22 mF COMP capacitor, tDELAY is 5 ms. After this initial delay, the duty cycle is very low and then ramps up to its final value with the same ramp rate given for tDELAY. For example, if VIN is 16 V and the battery is 10 V when charging is started, the duty cycle will be approximately 65%, corresponding to a VCOMP of ~2 V. The time for the duty cycle to ramp from 0% at VCOMP = 1 V to 65% at VCOMP = 2 V is approximately 5 ms. Because the charge current is equal to zero at first, DRVLSD is active and DRVL will not turn on. However, if the BST capacitor is discharged, DRVL will be forced on for a minimum on time of 200 ns each clock period until the BST capacitor is charged to greater than 4 V. Typically the BST capacitor is charged in five to ten clock cycles.
Loop Feed Forward
Usually the inductor is chosen based on the assumption that the inductor ripple current is 15% of the maximum output dc current at maximum input voltage. As long as the inductor used has a value close to this, the system should work fine. The final choice affects the trade-offs between cost, size, and efficiency. For example, the lower the inductance, the size is smaller but ripple current is higher. This situation, if taken too far, will lead to higher ac losses in the core and the windings. Conversely, a higher inductance results in lower ripple current and smaller output filter capacitors, but the transient response will be slower. With these considerations, the required inductance can be found from
L1 =
VIN, MAX - VBAT DMIN TS DI
(6)
where the maximum input voltage VIN, MAX is used with the minimum duty ratio DMIN. The duty ratio is defined as the ratio of the output voltage to the input voltage, VBAT/VIN. The ripple current is found from
DI = 0.3 I BAT, MAX
(7)
the maximum peak-to-peak ripple is 30%, that is 0.3, and maximum battery current, IBAT, MAX, is used. For example, with VIN, MAX = 19 V, VBAT = 12.6 V, IBAT,MAX = 3A, and TS = 4 ms, the value of L1 is calculated as 18.9 mH. Choosing the closest standard value gives L1 = 22 mH.
Output Capacitor Selection
As the startup sequence discussion shows, the response time at COMP is slowed by the large compensation capacitor. To speed up the response, two comparators can quickly feed forward around the normal control loop and pull the COMP node down to limit any overshoot in either short-circuit or overvoltage conditions. The overvoltage comparator has a trip point set to 20% higher than the final battery voltage. The overcurrent comparator threshold is set to 180 mV across the CS pins, which is 15% above the maximum programmable threshold. When these comparators are tripped, a normal soft-start sequence is initiated. The overvoltage comparator is valuable when the battery is removed during charging. In this case, the current in the inductor causes the output voltage to spike up, and the comparator limits the maximum voltage. Neither of these comparators affects the loop under normal charging conditions.
An output capacitor is needed in the charger circuit to absorb the switching frequency ripple current and smooth the output voltage. The rms value of the output ripple current is given by
I rms =
VIN, MAX fL1 12
D(1- D )
(8)
The maximum value occurs when the duty cycle is 0.5. Thus
I rms_MAX = 0.072
VIN, MAX fL1
(9) REV. B
-12-
ADP3806
For an input voltage of 19 V and a 22 mH inductance, the maximum rms current is 0.26 A. A typical 10 mF or 22 mF ceramic capacitor is a good choice to absorb this current.
Input Capacitor Ripple MOSFET Selection
As is the case with a normal buck converter, the pulse current at the input has a high rms component. Therefore, since the input capacitor has to absorb this current ripple, it must have an appropriate rms current rating. The maximum input rms current is given by
One of the features of the ADP3806 is that it allows use of a high side NMOS switch instead of a more costly PMOS device. The converter also uses synchronous rectification for optimal efficiency. In order to use a high side NMOS, an internal bootstrap regulator automatically generates a 7 V supply across C9. Maximum output current determines the RDS(ON) requirement for the two power MOSFETs. When the ADP3806 is operating in continuous mode, the simplifying assumption can be made that one of the two MOSFETs is always conducting the load current. The power dissipation for each MOSFET is given by: Upper MOS PDISS = RDS (ON ) IBAT D D TSW f Lower MOS PDISS = RDS (ON ) IBAT 1 - D 1 - D TSW f
Irms =
D(1 - D) PBAT h D VIN D
(10)
where h is the estimated converter efficiency (approximately 90%, 0.9) and PBAT is the maximum battery power consumed. This is a worst-case calculation and, depending on total charge time, the calculated number could be relaxed. Consult the capacitor manufacturer for further technical information.
Decoupling the VCC Pin
(
)
2
+ VIN IBAT (11)
It is a good idea to use an RC filter (R13 and C14) from the input voltage to the IC both to filter out switching noise and to supply bypass to the chip. During layout, this capacitor should be placed as close to the IC as possible. Values between 0.1 mF and 2.2 mF are recommended.
Current-Sense Filtering
(
)
2
+ VIN IBAT (12)
During normal circuit operation, the current-sense signals can have high frequency transients that need filtering to ensure proper operation. In the case of the CS+ and CS- inputs, the resistors (R3 and R4) are set to 249 W while the filter capacitor (C13) value is 22 nF. For the system current sense circuits, common-mode filtering from SYS+ and SYS- to ground is needed. 470 nF ceramic capacitors (C1, C2) with 2.2 W resistors (R1, R2) will often do. These time constants can be adjusted in the laboratory if required but represent a good starting point.
where f is the switching frequency and TSW is the switch transition time, usually 10 ns. The first term accounts for conduction losses while the second term estimates switching losses. Using these equations and the manufacturer's data sheets, the proper device can be selected. A Schottky diode, D1, in parallel with Q2 conducts only during dead time between the two power MOSFETs. D1's purpose is to prevent the body diode of the lower N-channel MOSFET from turning on, which could cost as much as 1% in efficiency. One option is to use a combined MOSFET with the Schottky diode in a single package; these integrated packages often work better in practice. Examples are the IRF7807D2 and the Si4832.
REV. B
-13-
ADP3806
OUTLINE DIMENSIONS 24-Lead Thin Shrink Small Outline Package [TSSOP] (RU-24)
Dimensions shown in millimeters
7.90 7.80 7.70
24
13
4.50 4.40 4.30 6.40 BSC
1 12
PIN 1 0.65 BSC 0.15 0.05 0.30 0.19 0.10 COPLANARITY 1.20 MAX
SEATING PLANE
0.20 0.09
8 0
0.75 0.60 0.45
COMPLIANT TO JEDEC STANDARDS MO-153AD
-14-
REV. B
ADP3806 Revision History
Location 2/04--Data Sheet changed from REV. A to REV. B. Page
Changes to SPECIFICATIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 Changes to ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 Updated OUTLINE DIMENSIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
6/03--Data Sheet changed from REV. 0 to REV. A.
Updated SPECIFICATIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 Updated ABSOLUTE MAXIMUM RATINGS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 Changes to ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 Updated OUTLINE DIMENSIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
REV. B
-15-
-16-
C02611-0-2/04(B)


▲Up To Search▲   

 
Price & Availability of ADP3806JRUZ-125R7

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X